Components
4
Twig Components
8
Render Count
14
ms
Render Time
326.0
MiB
Memory Usage
Components
| Name | Metadata | Render Count | Render Time |
|---|---|---|---|
| ProductState |
"App\Twig\Components\ProductState"components/ProductState.html.twig |
3 | 0.80ms |
| ProductMostRecent |
"App\Twig\Components\ProductMostRecent"components/ProductMostRecent.html.twig |
3 | 3.35ms |
| ProductType |
"App\Twig\Components\ProductType"components/ProductType.html.twig |
1 | 0.22ms |
| ProductCard |
"App\Twig\Components\ProductCard"components/ProductCard.html.twig |
1 | 11.65ms |
Render calls
| ProductState | App\Twig\Components\ProductState | 326.0 MiB | 0.31 ms | |
|---|---|---|---|---|
| Input props | [ "product" => App\Entity\Product\Product {#7310 #id: 10107 #code: "IEEE00003646" #attributes: Doctrine\ORM\PersistentCollection {#7700 …} #variants: Doctrine\ORM\PersistentCollection {#7743 …} #options: Doctrine\ORM\PersistentCollection {#7915 …} #associations: Doctrine\ORM\PersistentCollection {#7899 …} #createdAt: DateTime @1751038821 {#7274 : 2025-06-27 17:40:21.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1754607004 {#7322 : 2025-08-08 00:50:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#7921 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#7920 #locale: "en_US" #translatable: App\Entity\Product\Product {#7310} #id: 35437 #name: "IEEE/IEC 61691-4:2004" #slug: "ieee-iec-61691-4-2004-ieee00003646-241759" #description: """ - Inactive-Withdrawn.<br />\n The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable, it supports the development, verification, synthesis, and testing of hardware designs; the communication of hardware design data; and the maintenance, modification, and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t """ #metaKeywords: null #metaDescription: null #shortDescription: "IEC/IEEE International Standard - Behavioural Languages - Part 4: Verilog(C) Hardware Description Language" -notes: "Inactive-Withdrawn" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#7533 …} #channels: Doctrine\ORM\PersistentCollection {#7627 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#7612 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#7644 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#7389 …} -apiLastModifiedAt: DateTime @1754517600 {#7317 : 2025-08-07 00:00:00.0 Europe/Paris (+02:00) } -lastUpdatedAt: DateTime @1578006000 {#7292 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1100473200 {#7318 : 2004-11-15 00:00:00.0 Europe/Paris (+01:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "61691-4" -bookCollection: "" -pageCount: 879 -documents: Doctrine\ORM\PersistentCollection {#7464 …} -favorites: Doctrine\ORM\PersistentCollection {#7499 …} } "showFullLabel" => "true" ] |
|||
| Attributes | [ "showFullLabel" => "true" ] |
|||
| Component | App\Twig\Components\ProductState {#93007 +product: App\Entity\Product\Product {#7310 #id: 10107 #code: "IEEE00003646" #attributes: Doctrine\ORM\PersistentCollection {#7700 …} #variants: Doctrine\ORM\PersistentCollection {#7743 …} #options: Doctrine\ORM\PersistentCollection {#7915 …} #associations: Doctrine\ORM\PersistentCollection {#7899 …} #createdAt: DateTime @1751038821 {#7274 : 2025-06-27 17:40:21.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1754607004 {#7322 : 2025-08-08 00:50:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#7921 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#7920 #locale: "en_US" #translatable: App\Entity\Product\Product {#7310} #id: 35437 #name: "IEEE/IEC 61691-4:2004" #slug: "ieee-iec-61691-4-2004-ieee00003646-241759" #description: """ - Inactive-Withdrawn.<br />\n The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable, it supports the development, verification, synthesis, and testing of hardware designs; the communication of hardware design data; and the maintenance, modification, and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t """ #metaKeywords: null #metaDescription: null #shortDescription: "IEC/IEEE International Standard - Behavioural Languages - Part 4: Verilog(C) Hardware Description Language" -notes: "Inactive-Withdrawn" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#7533 …} #channels: Doctrine\ORM\PersistentCollection {#7627 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#7612 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#7644 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#7389 …} -apiLastModifiedAt: DateTime @1754517600 {#7317 : 2025-08-07 00:00:00.0 Europe/Paris (+02:00) } -lastUpdatedAt: DateTime @1578006000 {#7292 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1100473200 {#7318 : 2004-11-15 00:00:00.0 Europe/Paris (+01:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "61691-4" -bookCollection: "" -pageCount: 879 -documents: Doctrine\ORM\PersistentCollection {#7464 …} -favorites: Doctrine\ORM\PersistentCollection {#7499 …} } +appearance: "state-withdrawn" +labels: [ "Withdrawn" ] -stateAttributeCode: "state" -localeContext: Sylius\Component\Locale\Context\CompositeLocaleContext {#1833 …} } |
|||
| ProductType | App\Twig\Components\ProductType | 326.0 MiB | 0.22 ms | |
|---|---|---|---|---|
| Input props | [ "product" => App\Entity\Product\Product {#7310 #id: 10107 #code: "IEEE00003646" #attributes: Doctrine\ORM\PersistentCollection {#7700 …} #variants: Doctrine\ORM\PersistentCollection {#7743 …} #options: Doctrine\ORM\PersistentCollection {#7915 …} #associations: Doctrine\ORM\PersistentCollection {#7899 …} #createdAt: DateTime @1751038821 {#7274 : 2025-06-27 17:40:21.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1754607004 {#7322 : 2025-08-08 00:50:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#7921 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#7920 #locale: "en_US" #translatable: App\Entity\Product\Product {#7310} #id: 35437 #name: "IEEE/IEC 61691-4:2004" #slug: "ieee-iec-61691-4-2004-ieee00003646-241759" #description: """ - Inactive-Withdrawn.<br />\n The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable, it supports the development, verification, synthesis, and testing of hardware designs; the communication of hardware design data; and the maintenance, modification, and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t """ #metaKeywords: null #metaDescription: null #shortDescription: "IEC/IEEE International Standard - Behavioural Languages - Part 4: Verilog(C) Hardware Description Language" -notes: "Inactive-Withdrawn" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#7533 …} #channels: Doctrine\ORM\PersistentCollection {#7627 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#7612 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#7644 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#7389 …} -apiLastModifiedAt: DateTime @1754517600 {#7317 : 2025-08-07 00:00:00.0 Europe/Paris (+02:00) } -lastUpdatedAt: DateTime @1578006000 {#7292 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1100473200 {#7318 : 2004-11-15 00:00:00.0 Europe/Paris (+01:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "61691-4" -bookCollection: "" -pageCount: 879 -documents: Doctrine\ORM\PersistentCollection {#7464 …} -favorites: Doctrine\ORM\PersistentCollection {#7499 …} } ] |
|||
| Attributes | [] |
|||
| Component | App\Twig\Components\ProductType {#93187 +product: App\Entity\Product\Product {#7310 #id: 10107 #code: "IEEE00003646" #attributes: Doctrine\ORM\PersistentCollection {#7700 …} #variants: Doctrine\ORM\PersistentCollection {#7743 …} #options: Doctrine\ORM\PersistentCollection {#7915 …} #associations: Doctrine\ORM\PersistentCollection {#7899 …} #createdAt: DateTime @1751038821 {#7274 : 2025-06-27 17:40:21.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1754607004 {#7322 : 2025-08-08 00:50:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#7921 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#7920 #locale: "en_US" #translatable: App\Entity\Product\Product {#7310} #id: 35437 #name: "IEEE/IEC 61691-4:2004" #slug: "ieee-iec-61691-4-2004-ieee00003646-241759" #description: """ - Inactive-Withdrawn.<br />\n The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable, it supports the development, verification, synthesis, and testing of hardware designs; the communication of hardware design data; and the maintenance, modification, and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t """ #metaKeywords: null #metaDescription: null #shortDescription: "IEC/IEEE International Standard - Behavioural Languages - Part 4: Verilog(C) Hardware Description Language" -notes: "Inactive-Withdrawn" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#7533 …} #channels: Doctrine\ORM\PersistentCollection {#7627 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#7612 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#7644 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#7389 …} -apiLastModifiedAt: DateTime @1754517600 {#7317 : 2025-08-07 00:00:00.0 Europe/Paris (+02:00) } -lastUpdatedAt: DateTime @1578006000 {#7292 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1100473200 {#7318 : 2004-11-15 00:00:00.0 Europe/Paris (+01:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "61691-4" -bookCollection: "" -pageCount: 879 -documents: Doctrine\ORM\PersistentCollection {#7464 …} -favorites: Doctrine\ORM\PersistentCollection {#7499 …} } +label: "Standard" -typeAttributeCode: "type" -localeContext: Sylius\Component\Locale\Context\CompositeLocaleContext {#1833 …} } |
|||
| ProductMostRecent | App\Twig\Components\ProductMostRecent | 326.0 MiB | 0.69 ms | |
|---|---|---|---|---|
| Input props | [ "product" => App\Entity\Product\Product {#7310 #id: 10107 #code: "IEEE00003646" #attributes: Doctrine\ORM\PersistentCollection {#7700 …} #variants: Doctrine\ORM\PersistentCollection {#7743 …} #options: Doctrine\ORM\PersistentCollection {#7915 …} #associations: Doctrine\ORM\PersistentCollection {#7899 …} #createdAt: DateTime @1751038821 {#7274 : 2025-06-27 17:40:21.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1754607004 {#7322 : 2025-08-08 00:50:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#7921 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#7920 #locale: "en_US" #translatable: App\Entity\Product\Product {#7310} #id: 35437 #name: "IEEE/IEC 61691-4:2004" #slug: "ieee-iec-61691-4-2004-ieee00003646-241759" #description: """ - Inactive-Withdrawn.<br />\n The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable, it supports the development, verification, synthesis, and testing of hardware designs; the communication of hardware design data; and the maintenance, modification, and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t """ #metaKeywords: null #metaDescription: null #shortDescription: "IEC/IEEE International Standard - Behavioural Languages - Part 4: Verilog(C) Hardware Description Language" -notes: "Inactive-Withdrawn" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#7533 …} #channels: Doctrine\ORM\PersistentCollection {#7627 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#7612 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#7644 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#7389 …} -apiLastModifiedAt: DateTime @1754517600 {#7317 : 2025-08-07 00:00:00.0 Europe/Paris (+02:00) } -lastUpdatedAt: DateTime @1578006000 {#7292 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1100473200 {#7318 : 2004-11-15 00:00:00.0 Europe/Paris (+01:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "61691-4" -bookCollection: "" -pageCount: 879 -documents: Doctrine\ORM\PersistentCollection {#7464 …} -favorites: Doctrine\ORM\PersistentCollection {#7499 …} } ] |
|||
| Attributes | [] |
|||
| Component | App\Twig\Components\ProductMostRecent {#93262 +product: App\Entity\Product\Product {#7310 #id: 10107 #code: "IEEE00003646" #attributes: Doctrine\ORM\PersistentCollection {#7700 …} #variants: Doctrine\ORM\PersistentCollection {#7743 …} #options: Doctrine\ORM\PersistentCollection {#7915 …} #associations: Doctrine\ORM\PersistentCollection {#7899 …} #createdAt: DateTime @1751038821 {#7274 : 2025-06-27 17:40:21.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1754607004 {#7322 : 2025-08-08 00:50:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#7921 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#7920 #locale: "en_US" #translatable: App\Entity\Product\Product {#7310} #id: 35437 #name: "IEEE/IEC 61691-4:2004" #slug: "ieee-iec-61691-4-2004-ieee00003646-241759" #description: """ - Inactive-Withdrawn.<br />\n The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable, it supports the development, verification, synthesis, and testing of hardware designs; the communication of hardware design data; and the maintenance, modification, and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t """ #metaKeywords: null #metaDescription: null #shortDescription: "IEC/IEEE International Standard - Behavioural Languages - Part 4: Verilog(C) Hardware Description Language" -notes: "Inactive-Withdrawn" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#7533 …} #channels: Doctrine\ORM\PersistentCollection {#7627 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#7612 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#7644 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#7389 …} -apiLastModifiedAt: DateTime @1754517600 {#7317 : 2025-08-07 00:00:00.0 Europe/Paris (+02:00) } -lastUpdatedAt: DateTime @1578006000 {#7292 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1100473200 {#7318 : 2004-11-15 00:00:00.0 Europe/Paris (+01:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "61691-4" -bookCollection: "" -pageCount: 879 -documents: Doctrine\ORM\PersistentCollection {#7464 …} -favorites: Doctrine\ORM\PersistentCollection {#7499 …} } +label: "Most Recent" +icon: "check-xs" -mostRecentAttributeCode: "most_recent" -localeContext: Sylius\Component\Locale\Context\CompositeLocaleContext {#1833 …} } |
|||
| ProductState | App\Twig\Components\ProductState | 326.0 MiB | 0.26 ms | |
|---|---|---|---|---|
| Input props | [ "product" => App\Entity\Product\Product {#7310 #id: 10107 #code: "IEEE00003646" #attributes: Doctrine\ORM\PersistentCollection {#7700 …} #variants: Doctrine\ORM\PersistentCollection {#7743 …} #options: Doctrine\ORM\PersistentCollection {#7915 …} #associations: Doctrine\ORM\PersistentCollection {#7899 …} #createdAt: DateTime @1751038821 {#7274 : 2025-06-27 17:40:21.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1754607004 {#7322 : 2025-08-08 00:50:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#7921 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#7920 #locale: "en_US" #translatable: App\Entity\Product\Product {#7310} #id: 35437 #name: "IEEE/IEC 61691-4:2004" #slug: "ieee-iec-61691-4-2004-ieee00003646-241759" #description: """ - Inactive-Withdrawn.<br />\n The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable, it supports the development, verification, synthesis, and testing of hardware designs; the communication of hardware design data; and the maintenance, modification, and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t """ #metaKeywords: null #metaDescription: null #shortDescription: "IEC/IEEE International Standard - Behavioural Languages - Part 4: Verilog(C) Hardware Description Language" -notes: "Inactive-Withdrawn" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#7533 …} #channels: Doctrine\ORM\PersistentCollection {#7627 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#7612 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#7644 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#7389 …} -apiLastModifiedAt: DateTime @1754517600 {#7317 : 2025-08-07 00:00:00.0 Europe/Paris (+02:00) } -lastUpdatedAt: DateTime @1578006000 {#7292 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1100473200 {#7318 : 2004-11-15 00:00:00.0 Europe/Paris (+01:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "61691-4" -bookCollection: "" -pageCount: 879 -documents: Doctrine\ORM\PersistentCollection {#7464 …} -favorites: Doctrine\ORM\PersistentCollection {#7499 …} } "showFullLabel" => "true" ] |
|||
| Attributes | [ "showFullLabel" => "true" ] |
|||
| Component | App\Twig\Components\ProductState {#100215 +product: App\Entity\Product\Product {#7310 #id: 10107 #code: "IEEE00003646" #attributes: Doctrine\ORM\PersistentCollection {#7700 …} #variants: Doctrine\ORM\PersistentCollection {#7743 …} #options: Doctrine\ORM\PersistentCollection {#7915 …} #associations: Doctrine\ORM\PersistentCollection {#7899 …} #createdAt: DateTime @1751038821 {#7274 : 2025-06-27 17:40:21.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1754607004 {#7322 : 2025-08-08 00:50:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#7921 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#7920 #locale: "en_US" #translatable: App\Entity\Product\Product {#7310} #id: 35437 #name: "IEEE/IEC 61691-4:2004" #slug: "ieee-iec-61691-4-2004-ieee00003646-241759" #description: """ - Inactive-Withdrawn.<br />\n The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable, it supports the development, verification, synthesis, and testing of hardware designs; the communication of hardware design data; and the maintenance, modification, and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t """ #metaKeywords: null #metaDescription: null #shortDescription: "IEC/IEEE International Standard - Behavioural Languages - Part 4: Verilog(C) Hardware Description Language" -notes: "Inactive-Withdrawn" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#7533 …} #channels: Doctrine\ORM\PersistentCollection {#7627 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#7612 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#7644 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#7389 …} -apiLastModifiedAt: DateTime @1754517600 {#7317 : 2025-08-07 00:00:00.0 Europe/Paris (+02:00) } -lastUpdatedAt: DateTime @1578006000 {#7292 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1100473200 {#7318 : 2004-11-15 00:00:00.0 Europe/Paris (+01:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "61691-4" -bookCollection: "" -pageCount: 879 -documents: Doctrine\ORM\PersistentCollection {#7464 …} -favorites: Doctrine\ORM\PersistentCollection {#7499 …} } +appearance: "state-withdrawn" +labels: [ "Withdrawn" ] -stateAttributeCode: "state" -localeContext: Sylius\Component\Locale\Context\CompositeLocaleContext {#1833 …} } |
|||
| ProductMostRecent | App\Twig\Components\ProductMostRecent | 326.0 MiB | 1.05 ms | |
|---|---|---|---|---|
| Input props | [ "product" => App\Entity\Product\Product {#7310 #id: 10107 #code: "IEEE00003646" #attributes: Doctrine\ORM\PersistentCollection {#7700 …} #variants: Doctrine\ORM\PersistentCollection {#7743 …} #options: Doctrine\ORM\PersistentCollection {#7915 …} #associations: Doctrine\ORM\PersistentCollection {#7899 …} #createdAt: DateTime @1751038821 {#7274 : 2025-06-27 17:40:21.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1754607004 {#7322 : 2025-08-08 00:50:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#7921 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#7920 #locale: "en_US" #translatable: App\Entity\Product\Product {#7310} #id: 35437 #name: "IEEE/IEC 61691-4:2004" #slug: "ieee-iec-61691-4-2004-ieee00003646-241759" #description: """ - Inactive-Withdrawn.<br />\n The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable, it supports the development, verification, synthesis, and testing of hardware designs; the communication of hardware design data; and the maintenance, modification, and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t """ #metaKeywords: null #metaDescription: null #shortDescription: "IEC/IEEE International Standard - Behavioural Languages - Part 4: Verilog(C) Hardware Description Language" -notes: "Inactive-Withdrawn" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#7533 …} #channels: Doctrine\ORM\PersistentCollection {#7627 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#7612 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#7644 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#7389 …} -apiLastModifiedAt: DateTime @1754517600 {#7317 : 2025-08-07 00:00:00.0 Europe/Paris (+02:00) } -lastUpdatedAt: DateTime @1578006000 {#7292 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1100473200 {#7318 : 2004-11-15 00:00:00.0 Europe/Paris (+01:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "61691-4" -bookCollection: "" -pageCount: 879 -documents: Doctrine\ORM\PersistentCollection {#7464 …} -favorites: Doctrine\ORM\PersistentCollection {#7499 …} } ] |
|||
| Attributes | [] |
|||
| Component | App\Twig\Components\ProductMostRecent {#100299 +product: App\Entity\Product\Product {#7310 #id: 10107 #code: "IEEE00003646" #attributes: Doctrine\ORM\PersistentCollection {#7700 …} #variants: Doctrine\ORM\PersistentCollection {#7743 …} #options: Doctrine\ORM\PersistentCollection {#7915 …} #associations: Doctrine\ORM\PersistentCollection {#7899 …} #createdAt: DateTime @1751038821 {#7274 : 2025-06-27 17:40:21.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1754607004 {#7322 : 2025-08-08 00:50:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#7921 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#7920 #locale: "en_US" #translatable: App\Entity\Product\Product {#7310} #id: 35437 #name: "IEEE/IEC 61691-4:2004" #slug: "ieee-iec-61691-4-2004-ieee00003646-241759" #description: """ - Inactive-Withdrawn.<br />\n The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable, it supports the development, verification, synthesis, and testing of hardware designs; the communication of hardware design data; and the maintenance, modification, and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t """ #metaKeywords: null #metaDescription: null #shortDescription: "IEC/IEEE International Standard - Behavioural Languages - Part 4: Verilog(C) Hardware Description Language" -notes: "Inactive-Withdrawn" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#7533 …} #channels: Doctrine\ORM\PersistentCollection {#7627 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#7612 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#7644 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#7389 …} -apiLastModifiedAt: DateTime @1754517600 {#7317 : 2025-08-07 00:00:00.0 Europe/Paris (+02:00) } -lastUpdatedAt: DateTime @1578006000 {#7292 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1100473200 {#7318 : 2004-11-15 00:00:00.0 Europe/Paris (+01:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "61691-4" -bookCollection: "" -pageCount: 879 -documents: Doctrine\ORM\PersistentCollection {#7464 …} -favorites: Doctrine\ORM\PersistentCollection {#7499 …} } +label: "Most Recent" +icon: "check-xs" -mostRecentAttributeCode: "most_recent" -localeContext: Sylius\Component\Locale\Context\CompositeLocaleContext {#1833 …} } |
|||
| ProductCard | App\Twig\Components\ProductCard | 326.0 MiB | 11.65 ms | |
|---|---|---|---|---|
| Input props | [ "product" => App\Entity\Product\Product {#121667 #id: 9318 #code: "IEEE00002052" #attributes: Doctrine\ORM\PersistentCollection {#121691 …} #variants: Doctrine\ORM\PersistentCollection {#121689 …} #options: Doctrine\ORM\PersistentCollection {#121684 …} #associations: Doctrine\ORM\PersistentCollection {#121687 …} #createdAt: DateTime @1751038164 {#121680 : 2025-06-27 17:29:24.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1753969444 {#121673 : 2025-07-31 15:44:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#121702 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#121800 #locale: "en_US" #translatable: App\Entity\Product\Product {#121667} #id: 32281 #name: "IEEE 1364:2001" #slug: "ieee-1364-2001-ieee00002052-240970" #description: """ Revision Standard - Superseded.<br />\n Supersedes 1364-1995. The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable,it supports the development,verification, synthesis,and testing of hardware designs; the communication of hardware design data; and the maintenance,modification,and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t<br />\n Verilog is a Hardware Description Language which was standardized as IEEE 1364-1995. It is currently used by integrated circuit designers to specify their designs at the switch, gate and RTL levels. The proposed project will revise Verilog 1364 to include new constructs which improve the utility of the language both at the detailed physical level and at high levels of abstraction to meet industry needs for improved design technology.<br />\n To provide an industry standard based on the Verilog Hardware Description Language. """ #metaKeywords: null #metaDescription: null #shortDescription: "IEEE Standard Verilog Hardware Description Language" -notes: "Superseded" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#121700 …} #channels: Doctrine\ORM\PersistentCollection {#121693 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#121697 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#121695 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#121707 …} -apiLastModifiedAt: DateTime @1743289200 {#121666 : 2025-03-30 00:00:00.0 Europe/Paris (+01:00) } -lastUpdatedAt: DateTime @1578006000 {#121715 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1001628000 {#121686 : 2001-09-28 00:00:00.0 Europe/Paris (+02:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "1364" -bookCollection: "" -pageCount: 792 -documents: Doctrine\ORM\PersistentCollection {#121706 …} -favorites: Doctrine\ORM\PersistentCollection {#121704 …} } "layout" => "vertical" "showPrice" => true "showStatusBadges" => true "additionalClasses" => "product__teaser--with-grey-border" "hasStretchedLink" => true "hoverType" => "shadow" "linkLabel" => "See more" ] |
|||
| Attributes | [] |
|||
| Component | App\Twig\Components\ProductCard {#121759 +product: App\Entity\Product\Product {#121667 #id: 9318 #code: "IEEE00002052" #attributes: Doctrine\ORM\PersistentCollection {#121691 …} #variants: Doctrine\ORM\PersistentCollection {#121689 …} #options: Doctrine\ORM\PersistentCollection {#121684 …} #associations: Doctrine\ORM\PersistentCollection {#121687 …} #createdAt: DateTime @1751038164 {#121680 : 2025-06-27 17:29:24.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1753969444 {#121673 : 2025-07-31 15:44:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#121702 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#121800 #locale: "en_US" #translatable: App\Entity\Product\Product {#121667} #id: 32281 #name: "IEEE 1364:2001" #slug: "ieee-1364-2001-ieee00002052-240970" #description: """ Revision Standard - Superseded.<br />\n Supersedes 1364-1995. The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable,it supports the development,verification, synthesis,and testing of hardware designs; the communication of hardware design data; and the maintenance,modification,and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t<br />\n Verilog is a Hardware Description Language which was standardized as IEEE 1364-1995. It is currently used by integrated circuit designers to specify their designs at the switch, gate and RTL levels. The proposed project will revise Verilog 1364 to include new constructs which improve the utility of the language both at the detailed physical level and at high levels of abstraction to meet industry needs for improved design technology.<br />\n To provide an industry standard based on the Verilog Hardware Description Language. """ #metaKeywords: null #metaDescription: null #shortDescription: "IEEE Standard Verilog Hardware Description Language" -notes: "Superseded" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#121700 …} #channels: Doctrine\ORM\PersistentCollection {#121693 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#121697 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#121695 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#121707 …} -apiLastModifiedAt: DateTime @1743289200 {#121666 : 2025-03-30 00:00:00.0 Europe/Paris (+01:00) } -lastUpdatedAt: DateTime @1578006000 {#121715 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1001628000 {#121686 : 2001-09-28 00:00:00.0 Europe/Paris (+02:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "1364" -bookCollection: "" -pageCount: 792 -documents: Doctrine\ORM\PersistentCollection {#121706 …} -favorites: Doctrine\ORM\PersistentCollection {#121704 …} } +layout: "vertical" +showPrice: true +showStatusBadges: true +additionalClasses: "product__teaser--with-grey-border" +linkLabel: "See more" +imageFilter: "product_thumbnail_teaser" +hasStretchedLink: true +backgroundColor: "white" +hoverType: "shadow" } |
|||
| ProductState | App\Twig\Components\ProductState | 326.0 MiB | 0.24 ms | |
|---|---|---|---|---|
| Input props | [ "product" => App\Entity\Product\Product {#121667 #id: 9318 #code: "IEEE00002052" #attributes: Doctrine\ORM\PersistentCollection {#121691 …} #variants: Doctrine\ORM\PersistentCollection {#121689 …} #options: Doctrine\ORM\PersistentCollection {#121684 …} #associations: Doctrine\ORM\PersistentCollection {#121687 …} #createdAt: DateTime @1751038164 {#121680 : 2025-06-27 17:29:24.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1753969444 {#121673 : 2025-07-31 15:44:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#121702 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#121800 #locale: "en_US" #translatable: App\Entity\Product\Product {#121667} #id: 32281 #name: "IEEE 1364:2001" #slug: "ieee-1364-2001-ieee00002052-240970" #description: """ Revision Standard - Superseded.<br />\n Supersedes 1364-1995. The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable,it supports the development,verification, synthesis,and testing of hardware designs; the communication of hardware design data; and the maintenance,modification,and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t<br />\n Verilog is a Hardware Description Language which was standardized as IEEE 1364-1995. It is currently used by integrated circuit designers to specify their designs at the switch, gate and RTL levels. The proposed project will revise Verilog 1364 to include new constructs which improve the utility of the language both at the detailed physical level and at high levels of abstraction to meet industry needs for improved design technology.<br />\n To provide an industry standard based on the Verilog Hardware Description Language. """ #metaKeywords: null #metaDescription: null #shortDescription: "IEEE Standard Verilog Hardware Description Language" -notes: "Superseded" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#121700 …} #channels: Doctrine\ORM\PersistentCollection {#121693 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#121697 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#121695 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#121707 …} -apiLastModifiedAt: DateTime @1743289200 {#121666 : 2025-03-30 00:00:00.0 Europe/Paris (+01:00) } -lastUpdatedAt: DateTime @1578006000 {#121715 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1001628000 {#121686 : 2001-09-28 00:00:00.0 Europe/Paris (+02:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "1364" -bookCollection: "" -pageCount: 792 -documents: Doctrine\ORM\PersistentCollection {#121706 …} -favorites: Doctrine\ORM\PersistentCollection {#121704 …} } ] |
|||
| Attributes | [ "showFullLabel" => false ] |
|||
| Component | App\Twig\Components\ProductState {#121802 +product: App\Entity\Product\Product {#121667 #id: 9318 #code: "IEEE00002052" #attributes: Doctrine\ORM\PersistentCollection {#121691 …} #variants: Doctrine\ORM\PersistentCollection {#121689 …} #options: Doctrine\ORM\PersistentCollection {#121684 …} #associations: Doctrine\ORM\PersistentCollection {#121687 …} #createdAt: DateTime @1751038164 {#121680 : 2025-06-27 17:29:24.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1753969444 {#121673 : 2025-07-31 15:44:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#121702 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#121800 #locale: "en_US" #translatable: App\Entity\Product\Product {#121667} #id: 32281 #name: "IEEE 1364:2001" #slug: "ieee-1364-2001-ieee00002052-240970" #description: """ Revision Standard - Superseded.<br />\n Supersedes 1364-1995. The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable,it supports the development,verification, synthesis,and testing of hardware designs; the communication of hardware design data; and the maintenance,modification,and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t<br />\n Verilog is a Hardware Description Language which was standardized as IEEE 1364-1995. It is currently used by integrated circuit designers to specify their designs at the switch, gate and RTL levels. The proposed project will revise Verilog 1364 to include new constructs which improve the utility of the language both at the detailed physical level and at high levels of abstraction to meet industry needs for improved design technology.<br />\n To provide an industry standard based on the Verilog Hardware Description Language. """ #metaKeywords: null #metaDescription: null #shortDescription: "IEEE Standard Verilog Hardware Description Language" -notes: "Superseded" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#121700 …} #channels: Doctrine\ORM\PersistentCollection {#121693 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#121697 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#121695 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#121707 …} -apiLastModifiedAt: DateTime @1743289200 {#121666 : 2025-03-30 00:00:00.0 Europe/Paris (+01:00) } -lastUpdatedAt: DateTime @1578006000 {#121715 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1001628000 {#121686 : 2001-09-28 00:00:00.0 Europe/Paris (+02:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "1364" -bookCollection: "" -pageCount: 792 -documents: Doctrine\ORM\PersistentCollection {#121706 …} -favorites: Doctrine\ORM\PersistentCollection {#121704 …} } +appearance: "state-suspended" +labels: [ "Superseded" ] -stateAttributeCode: "state" -localeContext: Sylius\Component\Locale\Context\CompositeLocaleContext {#1833 …} } |
|||
| ProductMostRecent | App\Twig\Components\ProductMostRecent | 326.0 MiB | 1.61 ms | |
|---|---|---|---|---|
| Input props | [ "product" => App\Entity\Product\Product {#121667 #id: 9318 #code: "IEEE00002052" #attributes: Doctrine\ORM\PersistentCollection {#121691 …} #variants: Doctrine\ORM\PersistentCollection {#121689 …} #options: Doctrine\ORM\PersistentCollection {#121684 …} #associations: Doctrine\ORM\PersistentCollection {#121687 …} #createdAt: DateTime @1751038164 {#121680 : 2025-06-27 17:29:24.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1753969444 {#121673 : 2025-07-31 15:44:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#121702 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#121800 #locale: "en_US" #translatable: App\Entity\Product\Product {#121667} #id: 32281 #name: "IEEE 1364:2001" #slug: "ieee-1364-2001-ieee00002052-240970" #description: """ Revision Standard - Superseded.<br />\n Supersedes 1364-1995. The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable,it supports the development,verification, synthesis,and testing of hardware designs; the communication of hardware design data; and the maintenance,modification,and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t<br />\n Verilog is a Hardware Description Language which was standardized as IEEE 1364-1995. It is currently used by integrated circuit designers to specify their designs at the switch, gate and RTL levels. The proposed project will revise Verilog 1364 to include new constructs which improve the utility of the language both at the detailed physical level and at high levels of abstraction to meet industry needs for improved design technology.<br />\n To provide an industry standard based on the Verilog Hardware Description Language. """ #metaKeywords: null #metaDescription: null #shortDescription: "IEEE Standard Verilog Hardware Description Language" -notes: "Superseded" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#121700 …} #channels: Doctrine\ORM\PersistentCollection {#121693 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#121697 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#121695 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#121707 …} -apiLastModifiedAt: DateTime @1743289200 {#121666 : 2025-03-30 00:00:00.0 Europe/Paris (+01:00) } -lastUpdatedAt: DateTime @1578006000 {#121715 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1001628000 {#121686 : 2001-09-28 00:00:00.0 Europe/Paris (+02:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "1364" -bookCollection: "" -pageCount: 792 -documents: Doctrine\ORM\PersistentCollection {#121706 …} -favorites: Doctrine\ORM\PersistentCollection {#121704 …} } ] |
|||
| Attributes | [] |
|||
| Component | App\Twig\Components\ProductMostRecent {#121879 +product: App\Entity\Product\Product {#121667 #id: 9318 #code: "IEEE00002052" #attributes: Doctrine\ORM\PersistentCollection {#121691 …} #variants: Doctrine\ORM\PersistentCollection {#121689 …} #options: Doctrine\ORM\PersistentCollection {#121684 …} #associations: Doctrine\ORM\PersistentCollection {#121687 …} #createdAt: DateTime @1751038164 {#121680 : 2025-06-27 17:29:24.0 Europe/Paris (+02:00) } #updatedAt: DateTime @1753969444 {#121673 : 2025-07-31 15:44:04.0 Europe/Paris (+02:00) } #enabled: true #translations: Doctrine\ORM\PersistentCollection {#121702 …} #translationsCache: [ "en_US" => App\Entity\Product\ProductTranslation {#121800 #locale: "en_US" #translatable: App\Entity\Product\Product {#121667} #id: 32281 #name: "IEEE 1364:2001" #slug: "ieee-1364-2001-ieee00002052-240970" #description: """ Revision Standard - Superseded.<br />\n Supersedes 1364-1995. The Verilog(R) Hardware Description Language (HDL) is defined in this standard. Verilog HDL is a formal notation intended for use in all phases of the creation of electronic systems. Because it is both machine readable and human readable,it supports the development,verification, synthesis,and testing of hardware designs; the communication of hardware design data; and the maintenance,modification,and procurement of hardware. The primary audiences for this standard are the implementors of tools supporting the language and advanced users of the language.<br />\n \t\t\t\t<br />\n Verilog is a Hardware Description Language which was standardized as IEEE 1364-1995. It is currently used by integrated circuit designers to specify their designs at the switch, gate and RTL levels. The proposed project will revise Verilog 1364 to include new constructs which improve the utility of the language both at the detailed physical level and at high levels of abstraction to meet industry needs for improved design technology.<br />\n To provide an industry standard based on the Verilog Hardware Description Language. """ #metaKeywords: null #metaDescription: null #shortDescription: "IEEE Standard Verilog Hardware Description Language" -notes: "Superseded" } ] #currentLocale: "en_US" #currentTranslation: null #fallbackLocale: "en_US" #variantSelectionMethod: "match" #productTaxons: Doctrine\ORM\PersistentCollection {#121700 …} #channels: Doctrine\ORM\PersistentCollection {#121693 …} #mainTaxon: Proxies\__CG__\App\Entity\Taxonomy\Taxon {#7311 …} #reviews: Doctrine\ORM\PersistentCollection {#121697 …} #averageRating: 0.0 #images: Doctrine\ORM\PersistentCollection {#121695 …} -supplier: Proxies\__CG__\App\Entity\Supplier\Supplier {#7325 …} -subscriptionCollections: Doctrine\ORM\PersistentCollection {#121707 …} -apiLastModifiedAt: DateTime @1743289200 {#121666 : 2025-03-30 00:00:00.0 Europe/Paris (+01:00) } -lastUpdatedAt: DateTime @1578006000 {#121715 : 2020-01-03 00:00:00.0 Europe/Paris (+01:00) } -author: "" -publishedAt: DateTime @1001628000 {#121686 : 2001-09-28 00:00:00.0 Europe/Paris (+02:00) } -releasedAt: null -confirmedAt: null -canceledAt: null -edition: null -coreDocument: "1364" -bookCollection: "" -pageCount: 792 -documents: Doctrine\ORM\PersistentCollection {#121706 …} -favorites: Doctrine\ORM\PersistentCollection {#121704 …} } +label: "Historical" +icon: "historical" -mostRecentAttributeCode: "most_recent" -localeContext: Sylius\Component\Locale\Context\CompositeLocaleContext {#1833 …} } |
|||